

# **ADQ35-WB Datasheet**



The ADQ35-WB is a high-end 12-bit dual-channel data acquisition board optimized for high-throughput scientific applications. The ADQ35-WB features:

- One analog channel at up to 10 GSPS included
- Two analog channels at up to 5 GSPS per channel included
- Usable analog bandwidth 9 GHz
- 12 bits resolution
- 14 Gbyte/s sustained data transfer rate to GPU
- 14 Gbyte/s sustained data transfer rate to CPU
- Two external triggers
- General Purpose Input/Output (GPIO)
- Open FPGA for real-time signal processing
- Firmware option for averaging of records
- Firmware option for pulse analysis
- 10-bit data compression for continuous streaming to GPU





#### 1 ORDERING INFORMATION

ADQ35-WB is available with a set of options. Follow the procedure to configure the ADQ35-WB. Start with the hardware configurations. The hardware configurations cannot be changed through software commands as they are factory installed.

 Select the AC-coupled wideband frontend -WB. For the DC-coupled analog front-end -DC, see 22-2918 ADQ35 datasheet. For dual-gain -PDRX analog front-end, see 22-2919 ADQ35-PDRX datasheet.

Select the firmware options. The firmware FWDAQ is always included. Additional firmware options are distributed as firmware image files and can be loaded into the board at any time.

- 2. Data acquisition firmware -FWDAQ is always included.
- 3. Select one or several of available firmware packages, **-FWATD**, **-FWPD**.
- 4. Select accessories, open FPGA development kit **DEVDAQ**.
- 5. Select extended warranty -W5Y.

The open FPGA is accessed through the design project for each firmware. For **-FWDAQ**, the development kit is **DEVDAQ**. The **DEVDAQ** is a one-time purchase. The FPGA bit files built from the design project can be used on any ADQ35-WB with a valid FWDAQ license (included on all units).



## 2 ADQ35-WB INTRODUCTION

# 2.1 Features

- One and two analog input channels
- 10, 8, or 6 GSPS sampling rates in single channel mode
- 5, 4, or 3 GSPS sampling rate per channel in dual channel mode
- 12 bits resolution
- AC-coupled with usable 120 kHz 9 GHz bandwidth
- Internal and external clock reference
- Clock reference output
- Internal and external triggers
- 8 Gbyte data memory
- 14 Gbyte/s sustained data streaming to CPU and GPU
- Data format 16-bit MSB aligned or 8 bits compression
- Compression to 10 or 12 bits for streaming to GPU
- Data interface PCIe Gen3 x16
- Averaging firmware FWATD
- Pulse analysis firmware FWPD
- Open FPGA enables custom digital down-conversion firmware

# 2.2 Applications

- Satellite monitoring
- RF IC test
- Radar
- Wireless communication
- Swept-Source Optical Coherence Tomography (SS-OCT)
- LIDAR
- Scientific instruments
- Distributed fiber optic sensing

# 2.3 Advantages

- A compact high-performance digitizer that optimizes the system solution
- Real-time processing and high data throughput
- Teledyne SP Devices' design services are available for fast integration to reduce time-tomarket



# 2.4 System design optimization; open FPGA and streaming to CPU and GPU

High-performance data acquisition systems require high-speed real-time analysis. ADQ35-WB offers a variety of options for efficient system design:

## **Streaming to GPU**

ADQ35-WB supports up to 14 Gbyte/s peer-to-peer streaming and streaming via pinned buffer to GPU. A GPU offers a powerful platform for implementing application-specific signal processing algorithms. Compressing the data to 10 bits allows continuous streaming to GPU for implementation of multi-band receivers.

## **Streaming to CPU**

ADQ35-WB supports up to 14 Gbyte/s to host computer. Implementing the application-specific algorithms in the CPU results in an efficient system.

## Open FPGA for real-time processing

ADQ35-WB offers an open FPGA for implementation of the application-specific computations in the FPGA. This gives the most compact system design. Firmware development kit is ordered separately.

## **Digital Down-Conversion**

Digital Down-Conversion (DDC) can be implemented in the open FPGA through the development kit DEVDAQ to reduce the data rate from the ADQ35-WB. This is useful when sending data to a CPU or to a disk. Using the 10-bit compression, all data can be streamed to a GPU and DDC and channelizers can be implemented in the GPU.

# Usable analog bandwidth

Even though the traditional -3dB point is at 7 GHz, the frequency band up to 9 GHz has a smooth roll-off. It is thus possible to place the analog signal in this band and adjust the input power to match the attenuation of the ADQ35-WB.



## 3 TECHNICAL DATA

Technical parameters are valid for ADQ35-WB operating with firmware FWDAQ. All parameters are typical unless otherwise noted.

Table 1 Analog input (front panel A and B)

| Parameter                   | Condition          | Min          | Typical | Max | Unit    |
|-----------------------------|--------------------|--------------|---------|-----|---------|
| Basic parameters            |                    |              |         |     |         |
| Bandwidth lower             | -3 dB              |              | 120     | 500 | kHz     |
| Bandwidth upper             | -3 dB              |              | 7       |     | GHz     |
| Usable bandwidth            |                    |              | 9       |     | GHz     |
| Input range                 |                    |              | 1.4     |     | Vpp     |
| Input impedance             | AC                 |              | 50      |     | Ω       |
| Input impedance             | DC                 |              | 10      |     | kΩ      |
| Coupling                    |                    |              | AC      |     |         |
| Connector type              |                    |              | SMA     |     |         |
| Dynamic performance 2 chan  | nels mode at 5 GSP | S            |         |     |         |
| Crosstalk                   | < 5 GHz            |              | -60     |     | dBFS    |
| Noise power density         | 0 to 2.5 GHz       |              | -149    |     | dBFS/Hz |
| SNR                         | Up to 2 GHz        |              | 53.5    |     | dBc     |
| SFDR                        | Up to 2 GHz        |              | 58      |     | dBc     |
| IM3                         | 1.6 GHz, -7 dBFS   |              | -70     |     | dBc     |
| IM3                         | 5.9 GHz, -7 dBFS   |              | -47     |     | dBc     |
| ENOB relative full scale    | 100MHz, -1 dBFS    |              | 8.8     |     | bits    |
| ENOB relative full scale    | 2 GHz, -1 dBFS     |              | 8.5     |     | bits    |
| Dynamic performance, 1 char | nel mode at 10 GSI | PS, connecto | r A¹    |     |         |
| Noise power density         | 0 to 5 GHz         |              | -152    |     | dBFS/Hz |
| SNR                         | Up to 2 GHz        |              | 53      |     | dBc     |
| SFDR                        | Up to 2 GHz        |              | 58      |     | dBc     |
| IM3                         | 1.6 GHz, -7 dBFS   |              | -70     |     | dBc     |
| IM3                         | 5.9 GHz, -7 dBFS   |              | -47     |     | dBc     |
| ENOB relative full scale    | 100MHz, -1 dBFS    |              | 8.7     |     | bits    |
| ENOB relative full scale    | 2 GHz, -1 dBFS     |              | 8.4     |     | bits    |

<sup>&</sup>lt;sup>1</sup> Performance parameters are valid for 1 channel mode using input A. There are no parameters available for 1 channel mode using input connector B.



Table 2 Clock generator and front panel CLK connector.

| Parameter                           | Condition            | Min                 | Typical          | Max                | Unit |  |
|-------------------------------------|----------------------|---------------------|------------------|--------------------|------|--|
| Internal clock reference            |                      |                     |                  |                    |      |  |
| Frequency                           |                      |                     | 10               |                    | MHz  |  |
| Accuracy                            |                      |                     | ±3               |                    | ppm  |  |
|                                     |                      |                     | ±1/year          |                    |      |  |
| Internal sampling clock gene        | erator <sup>2</sup>  |                     |                  |                    |      |  |
| Frequency range 1                   | 2 channels           |                     | 5000             | 5050 <sup>3</sup>  | MHz  |  |
| Frequency range 2                   | 2 channels           |                     | 4000             |                    | MHz  |  |
| Frequency range 3                   | 2 channels           |                     | 3000             |                    | MHz  |  |
| Frequency range 1                   | 1 channel            |                     | 10000            | 10100 <sup>3</sup> | MHz  |  |
| Frequency range 2                   | 1 channel            |                     | 8000             |                    | MHz  |  |
| Frequency range 3                   | 1 channel            |                     | 6000             |                    | MHz  |  |
| Jitter                              | 10 kHz - 20 MHz      |                     | 150              |                    | fs   |  |
| External clock reference inp        | ut (from front panel | <b>CLK</b> connect  | or) <sup>4</sup> |                    |      |  |
| Frequency                           |                      | 0.4                 | 10               | 500                | MHz  |  |
| Frequency <sup>5</sup>              | Jitter cleaner       | 10                  | 10               | 500                | MHz  |  |
|                                     | enabled              | -10 ppm             |                  | +10 ppm            |      |  |
| Frequency                           | Delay line used      |                     | 10               | 100                | MHz  |  |
| Delay line tuning range             |                      |                     | 500              |                    | ps   |  |
| Signal level                        |                      | 0.5                 |                  | 3.3                | Vpp  |  |
| Input impedance                     | AC                   |                     | 50               |                    | Ω    |  |
| Input impedance                     | DC                   |                     | 10k              |                    | Ω    |  |
| Input impedance (high) <sup>6</sup> | AC                   |                     | 200              |                    | Ω    |  |
| Clock reference output (on f        | ront panel CLK conn  | ector) <sup>7</sup> |                  |                    |      |  |
| Frequency                           |                      |                     | 10               |                    | MHz  |  |
| Signal level                        | Into 50-Ω load       |                     | 1.2              |                    | Vpp  |  |
| Output impedance                    | AC                   |                     | 50               |                    | Ω    |  |
| Output impedance                    | DC                   |                     | 10k              |                    | Ω    |  |
| Physical connector label CLK        | (                    |                     |                  |                    |      |  |
| Connector type                      |                      | SMA                 |                  |                    |      |  |

<sup>&</sup>lt;sup>2</sup> The internal clock generator can generate frequencies in 3 different ranges.

<sup>&</sup>lt;sup>3</sup> If the external clock reference deviates from its nominal value, the clock frequency can differ from expected. This is the maximum value where operation can be maintained.

 $<sup>^{4}</sup>$  Using a clock reference from an external source to synchronize the ADQ35-WB to the external source.

<sup>&</sup>lt;sup>5</sup> The jitter cleaner requires the reference frequency to be a multiple of 10 MHz within ± 10ppm.

<sup>&</sup>lt;sup>6</sup> Software-selectable high-impedance mode.

<sup>&</sup>lt;sup>7</sup> The internal clock reference of the ADQ35-WB is made available to synchronize external equipment.



**Table 3 Front panel TRIG connector** 

| Parameter                    | Condition      | Min  | Typical | Max    | Unit |
|------------------------------|----------------|------|---------|--------|------|
| Connector type               |                | SMA  |         |        |      |
| Used as input (or GPIO)      |                |      |         |        |      |
| Impedance                    | DC             |      | 50      |        | Ω    |
| Impedance (high) 8           | DC             |      | 500     |        | Ω    |
| Signal level                 | 50-Ω mode      | -0.5 |         | 3.3    | V    |
| Adjustable threshold         | 50-Ω mode      | 0    |         | 2.8    | V    |
| Signal level                 | High impedance | -0.5 |         | 5.5    | V    |
| Adjustable threshold         | High impedance | 0    |         | 2.3    | V    |
| Pulse repetition frequency   | As trigger     |      |         | 10     | MHz  |
| Time resolution <sup>9</sup> | As trigger     |      | 50      |        | ps   |
| Update rate <sup>9</sup>     | As GPIO        |      |         | 156.25 | MHz  |
| Used as output (or GPIO)     |                |      |         |        |      |
| Impedance                    | DC             |      | 50      |        | Ω    |
| Output level high VOH        | Into 50-Ω load | 1.8  |         |        | V    |
| Output level low VOL         | Into 50-Ω load |      |         | 0.1    | V    |
| Pulse repetition frequency   |                |      |         | 156.25 | MHz  |

Table 4 Front panel SYNC connector (may be used as a trigger source with larger timing grid)

| Parameter                    | Condition      | Min  | Typical | Max    | Unit |
|------------------------------|----------------|------|---------|--------|------|
| Connector type               |                |      | SMA     |        |      |
| Used as input (or GPIO)      |                |      |         |        |      |
| Impedance                    | DC             |      | 50      |        | Ω    |
| Impedance (high) 8           | DC             |      | 500     |        | Ω    |
| Signal range                 | 50-Ω mode      | -0.5 |         | 3.3    | V    |
| Adjustable threshold         | 50-Ω mode      | 0    |         | 2.8    | V    |
| Signal level                 | High impedance | -0.5 |         | 5.5    | V    |
| Adjustable threshold         | High impedance | 0    |         | 2.3    | V    |
| Pulse repetition frequency   | As trigger     |      |         | 10     | MHz  |
| Time resolution <sup>9</sup> | As trigger     |      | 3.2     |        | ns   |
| Update rate <sup>9</sup>     | As GPIO        |      |         | 156.25 | MHz  |
| Used as output (or GPIO)     |                |      |         |        |      |
| Impedance                    | DC             |      | 50      |        | Ω    |
| Output level high VOH        | Into 50-Ω load | 1.8  |         |        | V    |
| Output level low VOL         | Into 50-Ω load |      |         | 0.1    | V    |
| Pulse repetition frequency   |                | ·    |         | 156.25 | MHz  |

<sup>&</sup>lt;sup>8</sup> Software-selectable high-impedance mode.

<sup>&</sup>lt;sup>9</sup> Timing properties are valid for 5 GSPS in 2 channel mode and 10 GSPS in 1 channel mode. Timing properties scale linearly with sampling frequency.



**Table 5 Front panel GPIO connector** 

| Parameter                | Condition      | Min | Typical | Max    | Unit |
|--------------------------|----------------|-----|---------|--------|------|
| Connector type           |                |     | SMA     |        |      |
| Used as input            |                |     |         |        |      |
| Impedance                |                |     | 50      |        | Ω    |
| Impedance (high) 8       |                |     | 10      |        | kΩ   |
| Input level high VIH     |                | 2   |         |        | V    |
| Input level low VIL      |                |     |         | 0.8    | V    |
| Update rate <sup>9</sup> |                |     |         | 156.25 | MHz  |
| Used as output           |                |     |         |        |      |
| Output Impedance         |                |     | 50      |        | Ω    |
| Output level high VOH    | Into 50-Ω load | 1.5 |         |        | V    |
| Output level high VOH    | No load        | 3.2 |         |        | V    |
| Output level low VOL     | Into 50-Ω load |     |         | 0.1    | V    |
| Output level low VOL     | No load        |     |         | 0.1    | V    |
| Update rate <sup>9</sup> |                |     |         | 156.25 | MHz  |

**Table 6 Environment and mechanical parameters** 

| Parameter             | Condition                | Min                                                          | Typical | Max  | Unit       |  |  |
|-----------------------|--------------------------|--------------------------------------------------------------|---------|------|------------|--|--|
| Power and temperature |                          |                                                              |         |      |            |  |  |
| Power consumption 10  | FWDAQ                    |                                                              | 48      |      | W          |  |  |
| Power supply          |                          | 10.8                                                         | 12      | 13.2 | V          |  |  |
| Operating temperature | FWDAQ <sup>11</sup>      | 0                                                            |         | 55   | °C         |  |  |
| Operating temperature | FW options <sup>12</sup> | 0                                                            |         | 45   | °C         |  |  |
| Size                  | Size                     |                                                              |         |      |            |  |  |
| Width 1 slot          |                          |                                                              | 18.42   |      | mm         |  |  |
| Length                |                          |                                                              | 269.55  |      | mm         |  |  |
| Height                |                          |                                                              | 111.15  |      | mm         |  |  |
| Weight                |                          |                                                              | 600     |      | g          |  |  |
| Compliances           |                          |                                                              |         |      |            |  |  |
| RoHS3                 |                          | Yes                                                          |         |      |            |  |  |
| CE                    |                          | Yes                                                          |         |      |            |  |  |
| FCC                   | Exclusion acco           | Exclusion according to CFR 47, part 15, paragraph 15.103(c). |         |      | 15.103(c). |  |  |

<sup>&</sup>lt;sup>10</sup> Power consumption depends on firmware option and use case. Power consumption is measured during acquisition and streaming of data at 14 Gbyte/s to PC.

<sup>&</sup>lt;sup>11</sup> Operating the ADQ35-WB with FWDAQ and streaming data up to 14 GBPS.

<sup>&</sup>lt;sup>12</sup> Using firmware options from Teledyne SP Devices. Custom firmware designs may result in higher power consumption and thereby lower temperature range.



# Table 7 Custom GPIO expansion. See section 10.

| Parameter                              | Value                                  |
|----------------------------------------|----------------------------------------|
| Connector type                         | 40-pin FFC/FPC connector, pitch 0.5 mm |
| Number of differential IO signals LVDS | 8                                      |
| Number of single-ended IO signals 3.3V | 5                                      |

# **Table 8 Data acquisition**

| Parameter                      | Condition                      | Min | Typical | Max                 | Unit    |
|--------------------------------|--------------------------------|-----|---------|---------------------|---------|
| Rearm time <sup>13</sup>       |                                |     |         | 20                  | ns      |
| Acquisition memory (Data FIFO) | Shared by all channels         |     | 8       |                     | Gbyte   |
| Record length                  | 2 channels mode in steps of 1  | 2   |         | 2 <sup>32</sup> -1  | samples |
|                                | 1 channel mode in steps of 1   | 2   |         | 2 <sup>32</sup> -1  | samples |
| Pretrigger <sup>14</sup>       | 2 channels mode in steps of 16 | 0   |         | 16 336              | samples |
|                                | 1 channel mode in steps of 32  | 0   |         | 16 288              | samples |
| Trigger delay <sup>15</sup>    | 2 channels mode in steps of 16 | 0   |         | 2 <sup>35</sup> -16 | samples |
|                                | 1 channel mode in steps of 32  | 0   |         | 2 <sup>36</sup> -32 | samples |

## Table 9 Data transfer<sup>16</sup>

| Parameter                                         | Value              | Unit    |
|---------------------------------------------------|--------------------|---------|
| Supported versions of data transfer standard PCIe | Gen1 / Gen2 / Gen3 |         |
| Supported number of lanes <sup>17 18</sup>        | 1/4/8/16           |         |
| Data rate to CPU sustained                        | 14                 | Gbyte/s |
| Data rate to GPU sustained                        | 14                 | Gbyte/s |
| Data rate peer-to-peer to GPU sustained           | 14                 | Gbyte/s |

\_

<sup>&</sup>lt;sup>13</sup> Minimum time from the last sample of a record to the next trigger.

<sup>&</sup>lt;sup>14</sup> Pre-trigger is set by assigning the parameter "horizontal offset" a negative value.

<sup>&</sup>lt;sup>15</sup> Trigger delay is set by assigning the parameter "horizontal offset" a positive value.

<sup>&</sup>lt;sup>16</sup> This is the data rate that the ADQ35-WB supports. Other parts of the system may limit the performance.

<sup>&</sup>lt;sup>17</sup> The ADQ35-WB must be installed in a 16 lanes slot or a slot with a connector with an open end. If a shorter connector is used, the number of lanes and the maximum data rate is limited.

<sup>&</sup>lt;sup>18</sup> Bifurcation required for 16 lanesSee



**Table 10 Software support** 

| Parameter                      | Value                 |
|--------------------------------|-----------------------|
| Operating system <sup>19</sup> | Windows / Linux       |
| GUI                            | Digitizer Studio      |
| Example code                   | C, Python             |
| API                            | C / C++               |
| High-level API                 | LabVIEW / MATLAB / C# |

# 4 FEATURES FOR DATA FLOW CONTROL, SYNCHRONIZATION AND PROCESSING

The ADQ35-WB features an advanced machine for flow control, synchronization, and signal processing. Figure 1 and Figure 2 show the block diagrams. The features are described in the tables below.



Figure 1 Flow control and synchronization block diagram.

**Table 11 Digital signal processing blocks** 

| Object type                            | Available selections              |
|----------------------------------------|-----------------------------------|
| Digital Signal Processing              | Digital Baseline Stabilizer (DBS) |
| Included signal processing in the data | Digital gain                      |
| path for enhanced signal quality.      | Digital offset                    |
|                                        | Digital FIR filter                |

<sup>&</sup>lt;sup>19</sup> See 15-1494 Operating system support for a detailed listing of supported distributions.



**Table 12 Flow control blocks** 

| Object type                                 | Available selections                                  |
|---------------------------------------------|-------------------------------------------------------|
| Input ports                                 | Front panel TRIG                                      |
| Electrical connections to the ADQ35-WB      | Front panel SYNC                                      |
| for real-time operation (excluding the      | Front panel GPIO                                      |
| PCIe data interface) Used as event          | Front panel CLK (clock reference or clock input only) |
| source.                                     | Analog channel A                                      |
|                                             | Analog channel B                                      |
| Event sources                               | Software command                                      |
| Signals for real-time control of activities | External TRIG                                         |
| in the firmware of ADQ35-WB.                | External SYNC                                         |
|                                             | External GPIO                                         |
|                                             | Internal periodic event generator                     |
|                                             | Level analog channel A                                |
|                                             | Level analog channel B                                |
| Functions                                   | Pattern generator for timestamp synchronization       |
| Included operations for real-time control   | Pattern generator general purpose, 2 instances        |
| of activities in the firmware of ADQ35-     | Pulse generator, 4 instances                          |
| WB.                                         |                                                       |
| Output ports                                | Front panel TRIG                                      |
| Electrical connections to the ADQ35-WB      | Front panel SYNC                                      |
| for real-time operation (excluding the      | Front panel GPIO                                      |
| PCIe data interface).                       | Front panel CLK (clock reference output only)         |

**Table 13 Firmware functions for flow control** 

| Function              | Modes/selections | Event sources as stimuli          |  |  |
|-----------------------|------------------|-----------------------------------|--|--|
| Pattern generator for |                  | Software command                  |  |  |
| timestamp             | External TRIG    |                                   |  |  |
| synchronization       |                  | External SYNC                     |  |  |
| Control the time of   |                  | Internal periodic event generator |  |  |
| the ADQ35-WB.         |                  |                                   |  |  |
| Pulse generator       | Rising edge      | Software command                  |  |  |
| Control output pulse  | Falling edge     | External TRIG                     |  |  |
| shapes. Three         | Pulse length     | External SYNC                     |  |  |
| instances.            | Polarity         | Internal periodic event generator |  |  |
| Pattern generator     | Once             | Software command                  |  |  |
| general purpose       | Window           | External TRIG                     |  |  |
| For example, used for | Gate             | External SYNC                     |  |  |
| trigger blocking.     | Trigger counter  | Internal periodic event generator |  |  |



**Table 14 Firmware functions for acquisition** 

| Function                 | Modes                       | Event Sources as stimuli / control |  |  |
|--------------------------|-----------------------------|------------------------------------|--|--|
| Trigger                  |                             | Software command                   |  |  |
| Initiate the acquisition |                             | External TRIG                      |  |  |
| of a data record.        |                             | External SYNC                      |  |  |
|                          |                             | Internal periodic event generator  |  |  |
|                          |                             | Level analog channel A             |  |  |
|                          |                             | Level analog channel B             |  |  |
| Data acquisition         | Fixed record length         | Selected <b>Trigger</b>            |  |  |
| modes                    | Dynamic record length (zero |                                    |  |  |
| Configurations for       | suppression)                |                                    |  |  |
| sending digital data to  |                             |                                    |  |  |
| the host PC.             |                             |                                    |  |  |
| Data transfer modes      | Streaming with header       | User set-up                        |  |  |
| Transport to CPU /       | Streaming without header    |                                    |  |  |
| GPU                      |                             |                                    |  |  |



Figure 2 Clock generation block diagram.

**Table 15 Clock generation** 

| Function                                   | Modes                                          |  |  |
|--------------------------------------------|------------------------------------------------|--|--|
| Clock reference source                     | Internal                                       |  |  |
| Phase and frequency reference for the      | External                                       |  |  |
| clock system.                              | External with jitter cleaner and/or delay line |  |  |
| Sampling clock sources                     | Internal clock generator                       |  |  |
| Actual clock for taking the samples of the | Direct external clock                          |  |  |
| analog data.                               |                                                |  |  |
| Clock output                               | Selected clock reference                       |  |  |



#### 5 FIRMWARE

## 5.1 FWDAQ

The FWDAQ is included with all digitizers. The firmware includes control of the hardware and recording of data.

The dual-gain channel combination included in FWDAQ requires a separate license for ADQ35-WB.

## 5.2 FWATD

The FWATD is optional. It includes thresholding for noise suppression and accumulations of waveforms. See datasheet 22-2912 for more details.

## 5.3 FWPD

The FWPD is optional. It includes detection and analysis of pulses. See datasheet 23-3028 for more details.

## 5.4 Managing firmware

The digitizer supports multiple firmware images. Note the following about managing firmware images:

- The non-volatile memory on the digitizer can store up to four different firmware images (including the active firmware). Use the tool ADQAssist to change firmware and to upload new images to the digitizer.
- Each hardware can include a license for multiple firmware options. If all firmware images
  cannot be stored on the device, some may need be stored on the host computer for manual
  reprogramming via ADQAssist.
- The digitizer (and the enclosing host computer) must be power cycled for the firmware switch to be completed. This is required to let the PCle bus enumerate with the new firmware.
- Some firmware features require a valid license key to activate. See the ordering information section for details about available firmware features.
- Switching mode between one channel at 10 GSPS and two channels at 5 GSPS requires switching the digitizer firmware image.



#### 6 ABSLOUTE MAXIMUM RATINGS

**Table 16 Absolute maximum ratings** 

| Parameter                            | Condition                 | Min  | Max | Unit      |
|--------------------------------------|---------------------------|------|-----|-----------|
| Power supply to GND                  |                           | -0.4 | 14  | V         |
| Operating temperature <sup>20</sup>  |                           | 0    | 55  | °C        |
| Analog in to GND                     | AC                        |      | 5   | $V_{RMS}$ |
| Analog in to GND                     | DC                        | -5   | +5  | V         |
| TRIG to GND                          | 50-Ω mode                 | -2   | 5   | V         |
| SYNC to GND                          | 50-Ω mode                 | -2   | 5   | V         |
| TRIG to GND                          | 500-Ω mode                | -2   | 6   | V         |
| SYNC to GND                          | 500-Ω mode                | -2   | 6   | V         |
| CLK REF to GND AC amplitude          |                           |      | 5   | Vpp       |
| CLK REF to GND DC-level              |                           | -5   | 5   | V         |
| GPIO to GND                          |                           | -1.5 | 5   | V         |
| FFC / FPC differential signal to GND | Powered <sup>21</sup>     | -0.5 | 2.3 | V         |
|                                      | Not powered <sup>21</sup> | -0.5 | 0.5 | V         |
| FFC / FPC single-ended signal to GND | Powered <sup>21</sup>     | -0.3 | 3.8 | V         |
| 21                                   | Not powered <sup>21</sup> | -0.3 | 0.5 | V         |

Exposure to conditions exceeding these ratings may reduce lifetime or permanently damage the digitizer. The digitizer with PCIe format has a built-in fan to cool the device. The built-in temperature monitoring unit will protect the digitizer from overheating by temporarily shutting down parts of the device in an overheat situation.

The SMA connectors have an expected lifetime of 500 operations. For frequent connecting and disconnecting of cables, connector savers are recommended.

The ADQ35-WB has a built-in overheat protection to prevent damage from overheat. The ADQ35-WB may therefore shut down at lower temperature than the absolute maximum.

The overheat conditions is depending on the load of the FPGA. For Teledyne SP Devices provided firmware options, see recommended operating conditions in Table 6. For custom firmware the temperature range has to be evaluated from case to case.

<sup>&</sup>lt;sup>20</sup> The absolute maximum temperature is the range where it is allowed to start the board.

<sup>&</sup>lt;sup>21</sup> The absolute maximum ratings depend on whether the ADQ35-WB is powered or not. It is recommended to use the respective power rail in the FFC connector to power or enable the external drivers to avoid driving overvoltage into an unpowered digitizer. Use the 1.8 V rail for the differential signals and 3.3 V for the single-ended signals.

# 7 TYPICAL PERFORMANCE

# 7.1 Frequency response





Figure 3 Frequency response, logarithmic frequency scale. 0 dB is nominal input range 1.4 Vpp.







Figure 4 Frequency response on linear scale. 0 dB is nominal input range 1.4 Vpp.



Figure 5 Crosstalk.





Figure 6 FFT typical two-tone performance at 1.6 GHz.



Figure 7 FFT typical two-tone performance at 5.9 GHz.



#### 8 BLOCK DIAGRAM



Figure 8 Block diagram.

Figure 8 shows a block diagram of ADQ35-WB in 2-channel mode. The boxes "User Logic" are open for custom real-signal processing thought the firmware development kit (purchased separately).

# 9 HOST PC INTERFACE PCIE

The ADQ35-WB-PCle is powered from the power supply of the PC via a PCI Express 8-pin (2x4) auxiliary power supply connector. The connection in the cable should be as in Figure 9. It is also possible to operate the board from a PCI Express 6-pin (2x3) auxiliary power supply connector. Consider the power ratings for the respective connectors from the PC manufacturer.

It is important that the auxiliary power supply is turned on immediately when the PC starts. Otherwise, the digitizer will not be recognized on the PCI Express bus.



Figure 9 Power supply connection options. PCB connector.



## 10 GPIO EXPANSION

The FCP connector allows direct access to the FPGA for building custom expansion boards. The FPC connector requires custom firmware and is accessible through the FPGA development kit. The ADQ35-WB user guide document number 21-2539 contains a description of the connector.

Note that this connector is connected directly to the FPGA. Damage caused by custom hardware failure is not covered by warranty.

Contact Teledyne SP Devices' sales representative for more information.



Figure 10 Typical photo showing GPIO expansion connection on the top side.

21 (22)

## 11 MECHANICAL DRAWING



Figure 11 Mechanical drawing.

## 12 REFERENCES

Refer to TSPD's web site spdevices.com for the latest version of documents.

15-1494 Supported operating systems

18-2059 ADQUpdater user guide

20-2507 ADQ3 series development kit user guide

20-2521 ADQAssist user guide

21-2539 ADQ3 series user guide

22-2912 ADQ3 FWATD datasheet

22-2918 ADQ35 datasheet

22-2919 ADQ35-PDRX datasheet

23-3028 ADQ3 FWPD datasheet



## **Important Information**

Teledyne Signal Processing Devices Sweden AB (Teledyne SP Devices) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Teledyne SP Devices' general terms and conditions supplied at the time of order acknowledgment.

Teledyne SP Devices warrants that each product will be free of defects in materials and workmanship and conform to specifications set forth in published data sheets, for a period of three (3) years. The warranty commences on the date the product is shipped by Teledyne SP Devices. Teledyne SP Devices' sole liability and responsibility under this warranty is to repair or replace any product which is returned to it by Buyer and which Teledyne SP Devices determines does not conform to the warranty. Product returned to Teledyne SP Devices for warranty service will be shipped to Teledyne SP Devices at Buyer's expense and will be returned to Buyer at Teledyne SP Devices' expense. Teledyne SP Devices will have no obligation under this warranty for any products which (i) has been improperly installed; (ii) has been used other than as recommended in Teledyne SP Devices' installation or operation instructions or specifications; or (iii) has been repaired, altered or modified by entities other than Teledyne SP Devices. The warranty of replacement products shall terminate with the warranty of the product. Buyer shall not return any products for any reason without the prior written authorization of Teledyne SP Devices.

In no event shall Teledyne SP Devices be liable for any damages arising out of or related to this document or the information contained in it.

TELEDYNE SP DEVICES' EXPRESS WARRANTY TO BUYER CONSTITUTES TELEDYNE SP DEVICES' SOLE LIABILITY AND THE BUYER'S SOLE REMEDY WITH RESPECT TO THE PRODUCTS AND IS IN LIEU OF ALL OTHER WARRANTIES, LIABILITIES AND REMEDIES. EXCEPT AS THUS PROVIDED, TELEDYNE SP DEVICES DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING ANY WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT.

TELEDYNE SP DEVICES DOES NOT INDEMNIFY, NOR HOLD THE BUYER HARMLESS, AGAINST ANY LIABILITIES, LOSSES, DAMAGES AND EXPENSES (INCLUDING ATTORNEY'S FEES) RELATING TO ANY CLAIMS WHATSOEVER. IN NO EVENT SHALL TELEDYNE SP DEVICES BE LIABLE FOR SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES, INCLUDING LOST PROFIT, LOST DATA AND THE LIKE, DUE TO ANY CAUSE WHATSOEVER. NO SUIT OR ACTION SHALL BE BROUGHT AGAINST TELEDYNE SP DEVICES MORE THAN ONE YEAR AFTER THE RELATED CAUSE OF ACTION HAS ACCRUED. IN NO EVENT SHALL THE ACCRUED TOTAL LIABILITY OF TELEDYNE SP DEVICES FROM ANY LAWSUIT, CLAIM, WARRANTY OR INDEMNITY EXCEED THE AGGREGATE SUM PAID TO SP BY BUYER UNDER THE ORDER THAT GIVES RISE TO SUCH LAWSUIT, CLAIM, WARRANTY OR INDEMNITY.

# **Worldwide Sales and Technical Support**

www.spdevices.com

## **Teledyne SP Devices Corporate Headquarters**

Teknikringen 8D SE-583 30 Linköping

Sweden

Phone: +46 (0)13 465 0600 Fax: +46 (0)13 991 3044 Email: <u>info@spdevices.com</u>

Copyright © 2024 Teledyne Signal Processing Devices Sweden AB. All rights reserved, including those to reproduce this publication or parts thereof in any form without permission in writing from Teledyne SP Devices.